Course No.: CS224 Lab No.: 6 Section No.: 3 Ghulam Ahmed 22101001



# Bilkent University Computer Engineering CS 224

**Design Report** 

Lab # 6

Section #3

Ghulam Ahmed (22101001)

### Question 1)

| No. | Cache<br>Size<br>KB | N way<br>cache | Word<br>Size | Block<br>size<br>(no. of<br>words) | No. of<br>Sets        | Tag<br>Size in<br>bits | Index<br>Size<br>(Set<br>No.) in<br>bits | Word<br>Block<br>Offset<br>Size in<br>bits | Byte<br>Offset<br>Size in<br>bits | Block Replacement<br>Policy Needed<br>(Yes/No) |
|-----|---------------------|----------------|--------------|------------------------------------|-----------------------|------------------------|------------------------------------------|--------------------------------------------|-----------------------------------|------------------------------------------------|
| 1   | 64                  | 1              | 32 bits      | 4                                  | 2 <sup>12</sup>       | 16                     | 12                                       | 2                                          | 2                                 | No                                             |
| 2   | 64                  | 2              | 32 bits      | 4                                  | 211                   | 17                     | 11                                       | 2                                          | 2                                 | Yes                                            |
| 3   | 64                  | 4              | 32 bits      | 8                                  | <b>2</b> <sup>9</sup> | 18                     | 9                                        | 3                                          | 2                                 | Yes                                            |
| 4   | 64                  | Full           | 32 bits      | 8                                  | <b>2</b> °            | 27                     | 0                                        | 3                                          | 2                                 | Yes                                            |
| 9   | 128                 | 1              | 16 bits      | 4                                  | 2 <sup>13</sup>       | 16                     | 13                                       | 2                                          | 1                                 | No                                             |
| 10  | 128                 | 2              | 16 bits      | 4                                  | 2 <sup>12</sup>       | 17                     | 12                                       | 2                                          | 1                                 | Yes                                            |
| 11  | 128                 | 4              | 16 bits      | 16                                 | 211                   | 18                     | 11                                       | 4                                          | 1                                 | Yes                                            |
| 12  | 128                 | Full           | 16 bits      | 16                                 | <b>2</b> º            | 27                     | 0                                        | 4                                          | 1                                 | Yes                                            |

## Question 2)

a)

| Instruction       | Iteration No. |   |   |   |   |  |  |  |
|-------------------|---------------|---|---|---|---|--|--|--|
|                   | 1             | 2 | 3 | 4 | 5 |  |  |  |
| lw \$t1, 0x4(\$0) | Compulsory    |   |   |   |   |  |  |  |
| lw \$t2, 0xC(\$0) | Compulsory    |   |   |   |   |  |  |  |
| lw \$t3, 0x8(\$0) |               |   |   |   |   |  |  |  |

b)

- 1 block has 2 \* 32 data segments
- 1 block has 27 tag segments
- 1 valid bit
- 4 blocks
- Total cache memory size = (32 \* 2 \* 4) + (27 \* 4) + (1 \* 4) = 368 bits

Course No.: CS224 Lab No.: 6 Section No.: 3 Ghulam Ahmed 22101001

c)

- 1 x AND gate
- 0 x OR gate
- 1 x Equality comparator
- 1 x 2-1 MUX

#### Question 3)

a)

| Instruction       | Iteration No. |          |          |          |          |  |  |  |
|-------------------|---------------|----------|----------|----------|----------|--|--|--|
|                   | 1             | 2        | 3        | 4        | 5        |  |  |  |
| lw \$t1, 0x4(\$0) | Compulsory    | Capacity | Capacity | Capacity | Capacity |  |  |  |
| lw \$t2, 0xC(\$0) | Compulsory    | Capacity | Capacity | Capacity | Capacity |  |  |  |
| lw \$t3, 0x8(\$0) | Capacity      | Capacity | Capacity | Capacity | Capacity |  |  |  |

b)

- 1 block has 32 data segments
- 1 block has 30 tag segments
- 1 valid bit
- 1 LRU bit
- 2 blocks
- Total cache memory size = (32 \* 2) + (30 \* 2) + (2 \* 2) = 128 bits

c)

- 2 x AND gate
- 1 x OR gate
- 2 x Equality comparator
- 1 x 2-1 MUX

Course No.: CS224 Lab No.: 6 Section No.: 3 Ghulam Ahmed 22101001

#### 4)

#### Access times:

L1: 1 clock cycle

L2: 4 clock cycles

Main memory: 40 clock cycles

$$AMAT = 1 + 0.2(4 + 0.05(40)) = 2.2$$
 clock cycles

Clock rate = 4 GHz

Total execution time =  $4 * 2.2 * 10^{12} * 10^{-9} = 8.8 * 10^{3}$  seconds